Donate to e Foundation | Murena handsets with /e/OS | Own a part of Murena! Learn more

Skip to content
Commit 1ec7355b authored by Shefali Jain's avatar Shefali Jain
Browse files

clk: qcom: clk-cpu-qcs405: Add support for vdd_hf_pll regulator



HF PLL is connected to LDO5 for analog logic and CX for digital
logic. Thus the CPU driver should vote for both these rails when
there is a frequency request. Add support for voting to both
these rails.

Change-Id: I9ead650e8842272c31d7a99cacf1e3468af07aa3
Signed-off-by: default avatarShefali Jain <shefjain@codeaurora.org>
parent cecc0b27
Loading
Loading
Loading
Loading
0% Loading or .
You are about to add 0 people to the discussion. Proceed with caution.
Please register or to comment