Donate to e Foundation | Murena handsets with /e/OS | Own a part of Murena! Learn more

Skip to content
Commit 2ec35fd5 authored by Gabe Black's avatar Gabe Black Committed by Peter De Schrijver
Browse files

clk: tegra: Fix PLLP rate table



This table had settings for 216MHz, but PLLP is (and is supposed to be)
configured at 408MHz.  If that table is used and PLLP_BASE_OVRRIDE is
not set, the kernel will panic in clk_pll_recalc_rate().

Signed-off-by: default avatarGabe Black <gabeblack@google.com>
Signed-off-by: default avatarAndrew Bresticker <abrestic@chromium.org>
parent 2edf3e03
Loading
Loading
Loading
Loading
0% Loading or .
You are about to add 0 people to the discussion. Proceed with caution.
Please register or to comment