Donate to e Foundation | Murena handsets with /e/OS | Own a part of Murena! Learn more

Skip to content
Commit d0ba3922 authored by Paul Walmsley's avatar Paul Walmsley Committed by paul
Browse files

OMAP3 clock/SDRC: program SDRC_MR register during SDRC clock change



Program the SDRC_MR_0 register as well during SDRC clock changes.
This register allows selection of the memory CAS latency.  Some SDRAM
chips, such as the Qimonda HYB18M512160AF6, have a lower CAS latency
at lower clock rates.

Signed-off-by: default avatarPaul Walmsley <paul@pwsan.com>
parent c9812d04
Loading
Loading
Loading
Loading
0% Loading or .
You are about to add 0 people to the discussion. Proceed with caution.
Please register or to comment