Donate to e Foundation | Murena handsets with /e/OS | Own a part of Murena! Learn more

Commit 40b7e05e authored by Lin Ming's avatar Lin Ming Committed by Ingo Molnar
Browse files

perf, x86: Fix key indexing in Pentium-4 PMU



Index 0-6 in p4_templates are reserved for common hardware
events. So p4_templates is arranged as below:

    0  -    6:  common hardware events
    7  -    N:  cache events
  N+1  -  ...:  other raw events

Reported-by: default avatarCyrill Gorcunov <gorcunov@openvz.org>
Signed-off-by: default avatarLin Ming <ming.m.lin@intel.com>
Acked-by: default avatarCyrill Gorcunov <gorcunov@openvz.org>
Cc: Peter Zijlstra <peterz@infradead.org>
LKML-Reference: <1268983738.13901.142.camel@minggr.sh.intel.com>
Signed-off-by: default avatarIngo Molnar <mingo@elte.hu>
parent 9c8c6bad
Loading
Loading
Loading
Loading
+1 −1
Original line number Diff line number Diff line
@@ -709,7 +709,7 @@ enum P4_EVENTS_ATTR {
};

enum {
	KEY_P4_L1D_OP_READ_RESULT_MISS,
	KEY_P4_L1D_OP_READ_RESULT_MISS = PERF_COUNT_HW_MAX,
	KEY_P4_LL_OP_READ_RESULT_MISS,
	KEY_P4_DTLB_OP_READ_RESULT_MISS,
	KEY_P4_DTLB_OP_WRITE_RESULT_MISS,