Donate to e Foundation | Murena handsets with /e/OS | Own a part of Murena! Learn more

Commit 0099dc44 authored by Omri Itach's avatar Omri Itach Committed by Stephen Boyd
Browse files

clk: mvebu: ap806: add AP-DCLK (hclk) to system controller driver



Add dynamic AP-DCLK clock (hclk) to system controller driver. AP-DCLK
is half the rate of DDR clock, so its derrived from Sample At Reset
configuration. The clock frequency is required for AP806 AXI monitor
profiling feature.

Signed-off-by: default avatarOmri Itach <omrii@marvell.com>
Signed-off-by: default avatarMiquel Raynal <miquel.raynal@bootlin.com>
Link: https://lkml.kernel.org/r/20190805100310.29048-7-miquel.raynal@bootlin.com


Signed-off-by: default avatarStephen Boyd <sboyd@kernel.org>
parent cd016cb0
Loading
Loading
Loading
Loading
0% Loading or .
You are about to add 0 people to the discussion. Proceed with caution.
Please register or to comment