Donate to e Foundation | Murena handsets with /e/OS | Own a part of Murena! Learn more

Commit 8cd39093 authored by Gaurav Jindal's avatar Gaurav Jindal
Browse files

ARM: dts: msm: Add svsl1 level for CSID clock in atoll



Add the svs l1 clock level for CSID in atoll.

Change-Id: I9cffb4277599015d94b22682528687eda18be63e
Signed-off-by: default avatarGaurav Jindal <gjindal@codeaurora.org>
parent 5ec74675
Loading
Loading
Loading
Loading
+6 −3
Original line number Diff line number Diff line
@@ -898,8 +898,9 @@
			<&clock_camcc CAM_CC_IFE_0_AXI_CLK>;
		clock-rates =
			<0 0 0 0 0 0 270000000 0 0 0 360000000 0 0>,
			<0 0 0 0 0 0 360000000 0 0 0 432000000 0 0>,
			<0 0 0 0 0 0 480000000 0 0 0 600000000 0 0>;
		clock-cntl-level = "svs", "turbo";
		clock-cntl-level = "svs", "svs_l1", "turbo";
		src-clock-name = "ife_csid_clk_src";
		ppi-enable;
		status = "ok";
@@ -986,8 +987,9 @@
			<&clock_camcc CAM_CC_IFE_1_AXI_CLK>;
		clock-rates =
			<0 0 0 0 0 0 270000000 0 0 0 360000000 0 0>,
			<0 0 0 0 0 0 360000000 0 0 0 432000000 0 0>,
			<0 0 0 0 0 0 480000000 0 0 0 600000000 0 0>;
		clock-cntl-level = "svs", "turbo";
		clock-cntl-level = "svs", "svs_l1", "turbo";
		src-clock-name = "ife_csid_clk_src";
		ppi-enable;
		status = "ok";
@@ -1071,8 +1073,9 @@
			<&clock_camcc CAM_CC_CAMNOC_AXI_CLK>;
		clock-rates =
			<0 0 0 0 0 0 270000000 0 0 0 360000000 0>,
			<0 0 0 0 0 0 360000000 0 0 0 432000000 0>,
			<0 0 0 0 0 0 480000000 0 0 0 600000000 0>;
		clock-cntl-level = "svs", "turbo";
		clock-cntl-level = "svs", "svs_l1", "turbo";
		src-clock-name = "ife_csid_clk_src";
		ppi-enable;
		status = "ok";