Donate to e Foundation | Murena handsets with /e/OS | Own a part of Murena! Learn more

Commit 2cdfe6c8 authored by Jani Nikula's avatar Jani Nikula Committed by Daniel Vetter
Browse files

drm/i915/dp: update training set in a burst write with training pattern set



The DP spec allows this, and requires it when full link training is
started with non-minimum voltage swing and/or non-zero pre-emphasis.

Signed-off-by: default avatarJani Nikula <jani.nikula@intel.com>
Reviewed-by: default avatarVille Syrjälä <ville.syrjala@linux.intel.com>
Signed-off-by: default avatarDaniel Vetter <daniel.vetter@ffwll.ch>
parent c3d685a7
Loading
Loading
Loading
Loading
+14 −14
Original line number Original line Diff line number Diff line
@@ -2297,7 +2297,8 @@ intel_dp_set_link_train(struct intel_dp *intel_dp,
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;
	enum port port = intel_dig_port->port;
	int ret;
	uint8_t buf[sizeof(intel_dp->train_set) + 1];
	int ret, len;


	if (HAS_DDI(dev)) {
	if (HAS_DDI(dev)) {
		uint32_t temp = I915_READ(DP_TP_CTL(port));
		uint32_t temp = I915_READ(DP_TP_CTL(port));
@@ -2367,22 +2368,21 @@ intel_dp_set_link_train(struct intel_dp *intel_dp,
	I915_WRITE(intel_dp->output_reg, *DP);
	I915_WRITE(intel_dp->output_reg, *DP);
	POSTING_READ(intel_dp->output_reg);
	POSTING_READ(intel_dp->output_reg);


	ret = intel_dp_aux_native_write_1(intel_dp, DP_TRAINING_PATTERN_SET,
	buf[0] = dp_train_pat;
					  dp_train_pat);
	if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
	if (ret != 1)
		return false;

	if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) !=
	    DP_TRAINING_PATTERN_DISABLE) {
	    DP_TRAINING_PATTERN_DISABLE) {
		ret = intel_dp_aux_native_write(intel_dp,
		/* don't write DP_TRAINING_LANEx_SET on disable */
						DP_TRAINING_LANE0_SET,
		len = 1;
						intel_dp->train_set,
	} else {
						intel_dp->lane_count);
		/* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
		if (ret != intel_dp->lane_count)
		memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
			return false;
		len = intel_dp->lane_count + 1;
	}
	}


	return true;
	ret = intel_dp_aux_native_write(intel_dp, DP_TRAINING_PATTERN_SET,
					buf, len);

	return ret == len;
}
}


static bool
static bool