Donate to e Foundation | Murena handsets with /e/OS | Own a part of Murena! Learn more

Commit 20e40edc authored by Gabriel FERNANDEZ's avatar Gabriel FERNANDEZ Committed by Maxime Coquelin
Browse files

ARM: STi: DT: STiH415: 415 DT Entry for clockgen A9



Patch adds DT entries for clockgen A9

Signed-off-by: default avatarPankaj Dev <pankaj.dev@st.com>
Signed-off-by: default avatarGabriel Fernandez <gabriel.fernandez@linaro.org>
Signed-off-by: default avatarMaxime Coquelin <maxime.coquelin@st.com>
parent 2db100df
Loading
Loading
Loading
Loading
+39 −9
Original line number Diff line number Diff line
@@ -23,15 +23,6 @@
			clock-frequency = <30000000>;
		};

		/*
		 * ARM Peripheral clock for timers
		 */
		arm_periph_clk: arm_periph_clk {
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <500000000>;
		};

		/*
		 * ClockGenAs on SASG1
		 */
@@ -499,5 +490,44 @@
						/* Remaining outputs unused */
			};
		};

		/*
		 * A9 PLL
		 */
		clockgen-a9@fdde00d8 {
			reg = <0xfdde00d8 0x70>;

			clockgen_a9_pll: clockgen-a9-pll {
				#clock-cells = <1>;
				compatible = "st,stih415-plls-c32-a9", "st,clkgen-plls-c32";

				clocks = <&clk_sysin>;
				clock-output-names = "clockgen-a9-pll-odf";
			};
		};

		/*
		 * ARM CPU related clocks
		 */
		clk_m_a9: clk-m-a9@fdde00d8 {
			#clock-cells = <0>;
			compatible = "st,stih415-clkgen-a9-mux", "st,clkgen-mux";
			reg = <0xfdde00d8 0x4>;
			clocks = <&clockgen_a9_pll 0>,
				 <&clockgen_a9_pll 0>,
				 <&clk_m_a0_div1 2>,
				 <&clk_m_a9_ext2f_div2>;
		};

		/*
		 * ARM Peripheral clock for timers
		 */
		arm_periph_clk: clk-m-a9-periphs {
			#clock-cells = <0>;
			compatible = "fixed-factor-clock";
			clocks = <&clk_m_a9>;
			clock-div = <2>;
			clock-mult = <1>;
		};
	};
};