Loading qcom/yupik.dtsi +3 −0 Original line number Diff line number Diff line Loading @@ -1124,6 +1124,7 @@ "iface_clk", "core_clk_unipro", "core_clk_ice", "core_clk_ice_hw_ctl", "ref_clk", "tx_lane0_sync_clk", "rx_lane0_sync_clk", Loading @@ -1134,6 +1135,7 @@ <&gcc GCC_UFS_PHY_AHB_CLK>, <&gcc GCC_UFS_PHY_UNIPRO_CORE_CLK>, <&gcc GCC_UFS_PHY_ICE_CORE_CLK>, <&gcc GCC_UFS_PHY_ICE_CORE_HW_CTL_CLK>, <&rpmhcc RPMH_CXO_CLK>, <&gcc GCC_UFS_PHY_TX_SYMBOL_0_CLK>, <&gcc GCC_UFS_PHY_RX_SYMBOL_0_CLK>, Loading @@ -1144,6 +1146,7 @@ <0 0>, <75000000 300000000>, <75000000 300000000>, <75000000 300000000>, <0 0>, <0 0>, <0 0>, Loading Loading
qcom/yupik.dtsi +3 −0 Original line number Diff line number Diff line Loading @@ -1124,6 +1124,7 @@ "iface_clk", "core_clk_unipro", "core_clk_ice", "core_clk_ice_hw_ctl", "ref_clk", "tx_lane0_sync_clk", "rx_lane0_sync_clk", Loading @@ -1134,6 +1135,7 @@ <&gcc GCC_UFS_PHY_AHB_CLK>, <&gcc GCC_UFS_PHY_UNIPRO_CORE_CLK>, <&gcc GCC_UFS_PHY_ICE_CORE_CLK>, <&gcc GCC_UFS_PHY_ICE_CORE_HW_CTL_CLK>, <&rpmhcc RPMH_CXO_CLK>, <&gcc GCC_UFS_PHY_TX_SYMBOL_0_CLK>, <&gcc GCC_UFS_PHY_RX_SYMBOL_0_CLK>, Loading @@ -1144,6 +1146,7 @@ <0 0>, <75000000 300000000>, <75000000 300000000>, <75000000 300000000>, <0 0>, <0 0>, <0 0>, Loading